# DAY-5 #100DAYSOFRTL

## **Problem statement:-**

1. Build an AND gate using both an assign statement and a combinational always block. (Since assign statements and combinational always blocks function identically, there is no way to enforce that you're using both methods)



2.Build an XOR gate three ways, using an assign statement, a combinational always block, and a clocked always block. Note that the clocked always block produces a different circuit from the other two: There is a flip-flop so the output is delayed.

```
Write your solution here
[Load a previous submission] 

Load
  1 // synthesis verilog_input_version verilog_2001
    module top_module(
       input clk,
       input a,
       input b,
       output wire out_assign,
       output reg out_always_comb,
       output reg out_always_ff );
 10 assign out_assign =a^b;
      always@(*)
         out_always_comb=a^b;
       always@(posedge clk)
 16
        out_always_ff = a^b;
 18
 20 endmodule
```

# Status: Success! You have solved 27 problems. See my progress... Timing diagrams for selected test cases These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The 'Mismatch' trace shows which cycles your outputs don't match the reference outputs (o - correct, 1 - incorrect). XOR gate Cik out\_assign out\_always\_comb out\_always\_ff out\_always\_ff Mismatch: Mismatch:

**3.**An if statement usually creates a 2-to-1 multiplexer, selecting one input if the condition is true, and the other input if the condition is false.

```
always @(*) begin
  if (condition) begin
    out = x;
end
else begin
    out = y;
end
end
```



### Write your solution here

```
[Load a previous submission] 

Load
   // synthesis verilog_input_version verilog_2001
 2 module top_module(
       input a,
       input b,
       input sel_b1,
 6
       input sel_b2,
       output wire out_assign.
 8
       output reg out_always );
10
       assign out_assign=(sel_b1 && sel_b2 )? b:a;
       always @(*)
14
           begin
               if (sel_b1 && sel_b2 )
16
                   out_always=b;
19
               else
20
                   out_always=a;
           end
24
25 endmodule
26
```

### **Status: Success!**

You have solved 28 problems. See my progress...

### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o - correct, 1 - incorrect).



**4.** The following code contains incorrect behaviour that creates a latch. Fix the bugs so that you will shut off the computer only if it's really overheated, and stop driving if you've arrived at your destination or you need to refuel.

```
always @(*) begin
   if (cpu_overheated)
      shut_off_computer = 1;
end

always @(*) begin
   if (~arrived)
      keep_driving = ~gas_tank_empty;
end
```



### Write your solution here

```
[Load a previous submission] 

Load
  1 // synthesis verilog_input_version verilog_2001
  2 module top_module (
         input
                     cpu_overheated,
  4
         output reg shut_off_computer,
  5
         input
                     arrived.
  6
         input
                     gas_tank_empty,
         output reg keep_driving ); //
  8
  9
         always @(*) begin
 10
             \quad \textbf{if} \ (\texttt{cpu\_overheated})
                shut_off_computer = 1;
             else
                   shut\_off\_computer = 0;
 14
 15
         end
         always @(*) begin
 18
             \textbf{if} \ (\texttt{``arrived \&\& ``gas\_tank\_empty})
 19
                 keep_driving = ~gas_tank_empty;
 20
             else
                   keep_driving=0;
         end
 24
```

### Status: Success!

25 endmodule

You have solved 29 problems. See my progress...

### Timing diagrams for selected test cases

These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect).



**5.** Case statements are more convenient than if statements if there are a large number of cases. So, in this exercise, create a 6-to-1 multiplexer. When sel is between 0 and 5, choose the corresponding data input. Otherwise, output 0. The data inputs and outputs are all 4 bits wide.

```
1 // synthesis verilog_input_version verilog_2001
 2 module top_module (
      input [2:0] sel,
       input [3:0] data0
      input [3:0] data1
      input [3:0] data2
      input [3:0] data3,
      input [3:0] data4,
      input [3:0] data5,
10
      output reg [3:0] out );//
      always@(*) begin // This is a combinational circuit
          case(sel)
14
              3'b000:out=data0:
              3'b001:out=data1;
              3'b010:out=data2;
              3'b011:out=data3:
              3'b100:out=data4:
              3'b101:out=data5;
               default:out=3'b000;
23 endcase
27 endmodule
```

### **Status: Success!** You have solved 30 problems. See my progress... Timing diagrams for selected test cases These are timing diagrams from some of the test cases we used. They may help you debug your circuit. The diagrams show inputs to the circuit, outputs from your circuit, and the expected reference outputs. The "Mismatch" trace shows which cycles your outputs don't match the reference outputs (o = correct, 1 = incorrect). Sel chooses one of the data inputs 7 ( 0 ) 1 ( 2 ) 3 ( 4 ) 5 ( 6 ) 7 a data1 b data2 data3 d data4 е data5 out 0 (a b ) c d e f out 0 (a (b (c (d (e (f ( 5 10 15 20 25 30 35 40 45 50 55 60 65 70 75 80

**6.** Build a 4-bit priority encoder. For this problem, if none of the input bits are high (i.e., input is zero), output zero. Note that a 4-bit number has 16 possible combinations.



